Please use this identifier to cite or link to this item: https://www.um.edu.mt/library/oar/handle/123456789/22459
Title: Describing and verifying FFT circuits using SharpHDL
Authors: Pace, Gordon J.
Vella, Christine
Keywords: Computer hardware description languages
Fourier transformations -- Computer programs
Object-oriented methods (Computer science)
Computer programs -- Verification
Issue Date: 2005
Publisher: University of Malta. Faculty of ICT
Citation: Pace, G. J., & Vella, C. (2005). Describing and verifying FFT circuits using SharpHDL. 3rd Computer Science Annual Workshop (CSAW’05), Kalkara. 31-41.
Abstract: Fourier transforms are critical in a variety of fields but in the past, they were rarely used in applications because of the big processing power required. However, the Cooley’s and Tukey’s development of the Fast Fourier Transform (FFT) vastly simplified this. A large number of FFT algorithms have been developed, amongst which are the radix-2 and the radix-22 . These are the ones that have been mostly used for practical applications due to their simple structure with constant butterfly geometry. Most of the research to date for the implementation and benchmarking of FFT algorithms have been performed using general purpose processors, Digital Signal Processors (DSPs) and dedicated FFT processor ICs but as FPGAs have developed they have become a viable solution for computing FFTs. In this paper, SharpHDL, an object oriented HDL, will be used to implement the two mentioned FFT algorithms and test their equivalence.
URI: https://www.um.edu.mt/library/oar//handle/123456789/22459
Appears in Collections:Scholarly Works - FacICTCS

Files in This Item:
File Description SizeFormat 
Proceedings of CSAW’05 - A5.pdf423.75 kBAdobe PDFView/Open


Items in OAR@UM are protected by copyright, with all rights reserved, unless otherwise indicated.