Please use this identifier to cite or link to this item: https://www.um.edu.mt/library/oar/handle/123456789/59050
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMagri, Josef-
dc.contributor.authorCasha, Owen-
dc.contributor.authorBugeja, Keith-
dc.contributor.authorGrech, Ivan-
dc.contributor.authorGatt, Edward-
dc.date.accessioned2020-07-27T08:28:03Z-
dc.date.available2020-07-27T08:28:03Z-
dc.date.issued2017-
dc.identifier.citationMagri, J., Casha, O., Bugeja, K., Grech, I., & Gatt, E. (2017). HLTB design for high-speed multi-FPGA pipelines. 2017 24th IEEE International Conference on Electronics, Circuits and Systems (ICECS), Batumi.en_GB
dc.identifier.urihttps://www.um.edu.mt/library/oar/handle/123456789/59050-
dc.description.abstractThis paper presents the design and implementation of a high-level test bench for high-speed multi-FPGA pipelines, to model and simulate architectures that gather and process large amounts of data. The test bench was successfully employed in a nuclear particle detector system, forming part of a large physics experiment. The design under test consists of three main stages. The first stage simulates the acquisition of the analog input data, providing designers with a means to verify correct operation with unlimited input variation, be it actual or generated data. The second stage, which contains multiple hierarchies of FPGAs, comprises the actual detector firmware design. The last stage is divided into two modules: data acquisition and triggering, which are based on non-synthesizable VHDL features. The simulated system has been verified against the provided technical documentation. Each module was individually tested; subsequently, integration testing of the entire pipeline was carried out to ascertain its physical correctness across design corners. The upfront costs in terms of time and resources required to set up the environment are outweighed by the benefits of having such a system, which range from the scalability, predictability and manageability of modular systems to overcome the associated limitations of high-speed synthesis and instrumentation. Hence, factoring high-level test benches in the design pipeline becomes not just an asset but an invaluable tool for the optimization, testing and verification of complex high-speed designs.en_GB
dc.language.isoenen_GB
dc.publisherInstitute of Electrical and Electronics Engineersen_GB
dc.rightsinfo:eu-repo/semantics/restrictedAccessen_GB
dc.subjectField programmable gate arraysen_GB
dc.subjectLogic designen_GB
dc.titleHLTB design for high-speed multi-FPGA pipelinesen_GB
dc.typeconferenceObjecten_GB
dc.rights.holderThe copyright of this work belongs to the author(s)/publisher. The rights of this work are as defined by the appropriate Copyright Legislation or as modified by any successive legislation. Users may access this work and can make use of the information contained in accordance with the Copyright Legislation provided that the author must be properly acknowledged. Further distribution or reproduction in any format is prohibited without the prior permission of the copyright holder.en_GB
dc.bibliographicCitation.conferencename2017 24th IEEE International Conference on Electronics, Circuits and Systems (ICECS)en_GB
dc.bibliographicCitation.conferenceplaceBatumi, Georgia, 05-08/12/2017en_GB
dc.description.reviewedpeer-revieweden_GB
dc.identifier.doi10.1109/ICECS.2017.8292109-
Appears in Collections:Scholarly Works - FacICTMN

Files in This Item:
File Description SizeFormat 
HLTB_design_for_high-speed_multi-FPGA_pipelines_2017.pdf
  Restricted Access
411.59 kBAdobe PDFView/Open Request a copy


Items in OAR@UM are protected by copyright, with all rights reserved, unless otherwise indicated.